搜索
bottom↓
回复: 5

quartus II 11.0问题

[复制链接]

出0入0汤圆

发表于 2011-5-24 23:18:22 | 显示全部楼层 |阅读模式
sopc builder是不是被Qsys替代了,我的sopc builder是灰色的?
DSP builder 在11.0中怎么找不到?
而且很占用空间很大,11.0_legacy_nios2_windows不知道还需要装不,装了quartus就已经有nios IDE了,请教大侠

阿莫论坛20周年了!感谢大家的支持与爱护!!

曾经有一段真挚的爱情摆在我的面前,我没有珍惜,现在想起来,还好我没有珍惜……

出0入0汤圆

发表于 2011-5-25 09:30:04 | 显示全部楼层
我问一下 楼主 ,你是直接在 FTP 下载吗? 我下载后 安装提示权限问题。郁闷啊

出0入0汤圆

发表于 2011-5-25 09:30:52 | 显示全部楼层
11.0最大的特点就是 新的sopc开发工具 qsys
号称性能是SOPC builder 的两倍
估计是为后面嵌入更多硬核和软核做准备
如cortex a9硬核  mips软核 .....
附 what's new in  Quartus® II software version 11.0


Quartus® II software version 11.0, the industry's number one software in performance and productivity for CPLD, FPGA, and HardCopy® ASIC designs is available for download. Quartus II software version 11.0 delivers the production release of Altera’s new system-level integration tool known as Qsys. The Qsys system integration tool saves time and effort in the FPGA design process by enabling faster system development and design reuse.

This version delivers expanded support for the Stratix® V FPGA family including added transceiver modes and features.

Quartus II software version 11.0 also delivers faster board bring-up with improved debug solutions. These improvements include new performance monitoring capabilities in the external memory interface toolkit and improved usability with the Transceiver Toolkit.

Download the Quartus II software v11.0 Subscription Edition or Web Edition today.
Qsys System-Level Integration Tool
  

Qsys further improves the productivity of FPGA designers by building on top of the success of SOPC Builder with new system development features and a new high-performance interconnect. Qsys provides many benefits to FPGA designers including:

    Faster development with automatic interconnect generation, and available plug-and-play Qsys Compliant intellectual property (IP) cores.
        Altera and its IP partners provide many Qsys Compliant IP cores including interface protocols (e.g. PCI Express®), memories (Eeg. DDR3), processors (e.g. Nios® II processor), and video and image processing megafunctions (e.g. Deinterlacer)
    Faster timing closure with the high-performance Qsys interconnect based on a network-on-a-chip (NoC) architecture
        The Qsys interconnect with automatic pipelining delivers up to 2X higher performance compared to SOPC Builder
    Improved design reuse with support for standard interfaces and hierarchy, so designers can reuse a system generated by Qsys as a subsystem in another Qsys system
    Faster verification with automatic testbench generation, available suite of verification IP and support for on-chip debug using read and write transactions

出0入0汤圆

 楼主| 发表于 2011-5-25 11:59:48 | 显示全部楼层
回复【2楼】giftFPGA
-----------------------------------------------------------------------

谢谢...

出0入0汤圆

 楼主| 发表于 2011-5-25 12:00:41 | 显示全部楼层
回复【1楼】yzgolden
-----------------------------------------------------------------------

我是直接从官网上下载的

出0入0汤圆

发表于 2011-5-25 15:36:49 | 显示全部楼层
已经安装 ,BBS里提供的破_解 好像就 NIOS ,没有其他IP 啊???? 你的LICENSE 是什么? 多个IP ?
回帖提示: 反政府言论将被立即封锁ID 在按“提交”前,请自问一下:我这样表达会给举报吗,会给自己惹麻烦吗? 另外:尽量不要使用Mark、顶等没有意义的回复。不得大量使用大字体和彩色字。【本论坛不允许直接上传手机拍摄图片,浪费大家下载带宽和论坛服务器空间,请压缩后(图片小于1兆)才上传。压缩方法可以在微信里面发给自己(不要勾选“原图),然后下载,就能得到压缩后的图片。注意:要连续压缩2次才能满足要求!!】。另外,手机版只能上传图片,要上传附件需要切换到电脑版(不需要使用电脑,手机上切换到电脑版就行,页面底部)。
您需要登录后才可以回帖 登录 | 注册

本版积分规则

手机版|Archiver|amobbs.com 阿莫电子技术论坛 ( 粤ICP备2022115958号, 版权所有:东莞阿莫电子贸易商行 创办于2004年 (公安交互式论坛备案:44190002001997 ) )

GMT+8, 2024-8-27 19:30

© Since 2004 www.amobbs.com, 原www.ourdev.cn, 原www.ouravr.com

快速回复 返回顶部 返回列表